**ECE 385** 

Spring 2019

**Final Project** 

Super Smash Bros. on System Verilog

Usha Tripuramallu and Aashna Wadhwa
ABJ Friday 2:00 - 4:50 pm

Xinbo Wu

#### I. Introduction

For our final project, we designed and implement a two-player version of Super Smash Mario Bros, the video game, on the Bridge of Eldin map

(<u>https://www.youtube.com/watch?v=8Q7d11IFzuk</u>) and the PictoChat map (

https://www.youtube.com/watch?v=zl\_tkLivsPA) on the FPGA and interface with the VGA ports and and the NIOS IIe processor. Essentially, the two players can fight on different maps using preselected characters and attack each other to hurt the other player's health and win by finishing their health.

The game graphics are displayed on the monitor and the users are able to control the game using the keyboard. The actual game features included are character graphics, using the game sprites, scores for each player, and keyboard controls. The implementation, other than interfacing with the keyboard, which is done using the NIOS II CPU, is done in hardware.

## II. Description & Operation of the Circuit

## **Design Abstraction**

The design contains five parts: control logic, rendering logic, ROM, VGA display, and input devices.

The control logic is all implemented in System Verilog. It takes in the user input and communicates with the rendering logic to decide which sprite to print. Additionally, it also calculates score based on if one of the characters is attacking the other and is within a certain pre-dictated distance of the other character. It also keeps track of the 1-minute game timer, which it calculates based on the clock. Lastly, the control logic has an FSM, which keeps track of the logo, start, game, attack, and end states. These states help us set signals such as attack, which is

used to keep track of score, to implement additional features and also help us reset everything if the reset key is pressed by the user.

The rendering logic works with the ROM to produce the graphics on the screen. If there are multiple sprites in the same location, our logic prioritizes the characters over the background maps and the health bars. It also changes the sprites it paints based on keyboard input. For example, if a character is moving towards the left, it flips the original sprite, which shows the character moving to the right, to show motion towards the left.

The ROM encodes the sprites into the on-chip memory, reads them based on the current VGA X and Y coordinates and returns the color to be printed on the screen.

The VGA display handles actually drawing on the screen. It constantly goes across the screen based the VGA clock and prints the pixel based on the rendering logic.

The input device is a keyboard that is implemented using PIO blocks that take in keyboard input and interact with the NIOS II CPU for the purposes of interfacing with the USB keyboard as in Lab 8 to emulate the controllers for the game. Software C code is used for io read, io write, usb read, and usb write.

## **Operation of the Circuit**

To start the game, we program the System Verilog code onto the FPGA and run the USB controller keyboard code on Eclipse, similar to Lab 8.

The game begins at the start screen, with the Super Smash Bros. logo and some music. It then proceeds to letting the users choose the map they want to play on, and then moves to that map with our characters, Mr. Game & Watch and Kirby.

On the game screen, the first user, playing with Mr. Game & Watch, can use "WAD" to jump, move left, and move right, respectively, and "X" to attack. The second player, playing

with Kirby, can use "IJL" to jump, move left, and move right, respectively, and "M" to attack. The characters are animated to move in the direction and attack when dictated by the user. When a player jumps up, we implemented gravity for the character to come back back down to the bridge. Additionally, a player can also jump over another character. When one player is able to go within a certain range of another player and attack them, they decrease the other player's health by a pre-dictated amount, which is reflected in the health bars. Once one of the players loses their whole health, the other player wins and the game ends. At the end of the game, you see the winning player. We also implemented a timer for 60 seconds, which is based on the clock. Once the timer runs out, if neither of the players has already won, there is a tie.

The characters stand on the base in the map and can only move horizontally and upwards and cannot move beyond the boundaries of the screen. Additionally, each character has multiple sprites associated with it to show movement to the left and right and another sprite for attacking. This lets us animate the characters while in motion.



Figure 1 - Game start with logo



Figure 2 - Bridge of Eldin map shown with Kirby jumping



Figure 2 - Pictochat as second map choice, chosen with Key 2



Figure 4 - Hex Drivers 5 and 4 show the game timer while Hex Drivers 3 and 2 show player 2's score and Hex Drivers 1 and 0 show player 1's score, all in hex

#### **III.** Modules in Hardware

### 1. Hardware Modules in Qsys:

Module: nios2\_gen2\_0

Inputs: clk, reset\_n, reset\_req, [31:0] d\_readdata, d\_waitrequest, [31:0] i\_readdata,

i waitrequest, [31:0] irq, [8:0] debug mem slave address, [3:0]

debug\_mem\_slave\_byteenable, debug\_mem\_slave\_debugaccess, debug\_mem\_slave\_read,

debug mem slave write, [31:0] debug mem slave writedata

**Outputs:** [28:0] d\_address, [3:0] d\_byteenable d\_read, d\_write, [31:0] d\_writedata, debug\_mem\_slave\_debugaccess\_to\_roms, [28:0] i\_address, i\_read, debug\_reset\_request, [31:0] debug\_mem\_slave\_readdata, debug\_mem\_slave\_waitrequest, dummy\_ci\_port

**Description:** This is the Nios II processor, used to communicate with software.

**Purpose:** This modules sends and receives the appropriate signals to and from the NIOS II processor, which enables the machine to actually read in and store all data. The processor sends control signals to all other parts of the hardware, allowing them to function when necessary.

**Module:** onchip\_memory2\_0

Inputs: address, byteenable, chipselect, clk, clken, freeze, reset, reset\_req, write, writedata

Outputs: readdata

**Description:** This instance serves as the on-chip memory block.

**Purpose:** This modules instantiates a small on-chip RAM as a placeholder block and sends it the appropriate signals and reads the returned data, allowing for the highest throughput and the lowest latency.

Module: Jtag\_uart\_0 Inputs: clk, reset, s1

Outputs: irq

**Description:** This module is used for communication between the PC and NIOS II.

**Purpose:** This module is used to let us use the console when using Eclipse.

Module: sdram

Inputs: az\_addr, az\_be\_n, az\_cs, az\_data, az\_rd\_n, az\_wr\_n, clk, reset\_n,

Outputs: za\_data, za\_valid, za\_waitrequest, zs\_addr, zs\_ba, zs\_cas\_n, zs\_cke, zs\_cs\_n,

zs\_dq, zs\_dqm, zs\_ras\_n, zs\_we\_n

**Description:** This module is responsible for interactions with the SDRAM (synchronous dynamic RAM) and sends it the appropriate signals to make it function and receives the appropriate signals to send to other modules.

**Purpose:** This module interacts with the off-chip SDRAM, which is used to store the software program in memory and sends the instructions to the processor to actually execute the desired operations.

**Module:** sdram\_pll

Inputs: [1:0] address, areset, clk, configupdate, [3:0] phasecounterselect, phaseupdown,

phasestep, read, reset, scanclk, scanclkena, scandata, write, [31:0] writedata **Outputs:** c0, c1, locked, phasedone, [31:0] readdata, scandataout, scandone

**Description:** This is a PLL (phase-lock loop) component, which allows the system to generate and stabilize the clock signal.

**Purpose:** This module instantiates the PLL component, which provides the required clock signal for the SDRAM chip. This is because the SDRAM requires precise timings, and the PLL allows us to compensate for clock skew due to the board layout.

Module: keycode

Inputs: address, chipselect, clk, reset\_n, write\_n, writedata

Outputs: out port, readdata

**Description:** Holds the actual key pressed by the host from the keyboard.

Purpose: Used to translate key press to appropriate ascii value to be handled in system

verilog.

**Module:** otg\_hpi\_address

Inputs: address, chipselect, clk, reset\_n, write\_n, writedata

Outputs: out\_port, readdata

**Description:** Indicates the register address at which to read or write in the chip.

Purpose: Used for IO\_write and IO\_read to indicate which register is being used for the

USB to write to or read from.

Module: otg\_hpi\_data

Inputs: address, chipselect, clk, reset\_n, write\_n, writedata

Outputs: out\_port, readdata

**Description:** Holds the data to either be input to the chip or the data read from the chip.

**Purpose:** Used for IO\_write and IO\_read to input the data or read out the data,

respectively.

**Module:** otg\_hpi\_r

Inputs: address, chipselect, clk, reset n, write n, writedata

Outputs: out\_port, readdata

**Description:** Indicates to the system when the chip is in read mode. **Purpose:** Used for IO read to indicate that we have read from the chip.

Module: otg\_hpi\_w

Inputs: address, chipselect, clk, reset\_n, write\_n, writedata

Outputs: out\_port, readdata

**Description:** Indicates to the system when the chip is in write mode. **Purpose:** Used for IO write to indicate that we have written to the chip.

**Module:** otg\_hpi\_cs

**Inputs:** address, chipselect, clk, reset n, write n, writedata

Outputs: out\_port, readdata

**Description:** Indicates when the chip is ready for data transaction.

Purpose: Used for IO write and IO read to indicate that the chip has been selected

correctly.

**Module:** otg\_hpi\_reset

Inputs: address, chipselect, clk, reset n, write n, writedata

Outputs: out port, readdata

**Description:** Indicates when to reset the OTG chip.

Purpose: Used for IO initialization.

## 2. Hardware Modules in System Verilog:

### Top Level

Module: lab8

**Inputs:** CLOCK 50, [3:0] KEY

**Inout:** [15:0] OTG DATA, [31:0] DRAM DQ

Outputs: [6:0] HEX0, HEX1, HEX2, HEX3, HEX4, HEX5, [7:0] VGA\_R, [7:0] VGA\_G, [7:0] VGA\_B, VGA\_CLK, VGA\_SYNC\_N, VGA\_BLANK\_N, VGA\_VS, VGA\_HS, [1:0] OTG\_ADDR, OTG\_CS\_N, OTG\_RD\_N, OTG\_WR\_N, OTG\_RST\_N, OTG\_INT, [12:0] DRAM\_ADDR, [1:0] DRAM\_BA, [3:0] DRAM\_DQM, DRAM\_RAS\_N, DRAM\_CAS\_N, DRAM\_CKE, DRAM\_WE\_N, DRAM\_CS\_N, DRAM\_CLK

Description: This modules calls the lab8 platform design and passes in all of the appropriate signals into the hardware, specifically, values for the sdram, the values of the

buttons, and the values of the buttons. This way, the values could be used in software. **Purpose:** This is the top-level module that integrates the Nios II system with the rest of the

Purpose: This is the top-level module that integrates the Nios II system with the rest of the hardware created within System Verilog. The top level connects all the different modules and also keeps track of the score by doing collision detection, or making sure that a player is within a certain distance from the other player when attacking, and checking that the correct

keycode is pressed.

#### I/O Modules

Module: keycode

Inputs: address, chipselect, clk, reset n, write n, writedata

Outputs: out port, readdata

**Description:** Holds the actual key pressed by the host from the keyboard.

**Purpose:** Used to translate key press to appropriate ascii value to be handled in system

verilog.

#### Game Control Logics

Module: ball

Inputs: Clk, Reset, frame\_clk, [7:0] keycode, [9:0] DrawX, [9:0] DrawY

**Outputs:** is\_ball, [9:0] Ball\_X\_Pos, [9:0] Ball\_Y\_Pos

**Description:** This module returns whether or not the current pixel belongs to the character

or to the background, using the keycode and x and y coordinates.

**Purpose:** This modules lets us realize if the character has hit the border walls so we can

make sure the character goes in the other direction and does not cross the wall.

**Module:** FSM

Inputs: Clk, Reset, [9:0] score1, score2, [5:0] game\_timer, x\_on, m\_on, ball1\_x, ball2\_x,

size, ball1\_y, ball2\_y

Outputs: attack1, attack2, is\_end\_2, is\_end\_1, is\_tie

**Description:** This is the state machine for the game.

**Purpose:** The purpose of this module is to send appropriate signals to the top level to indicate starting control logic for the logo screen, game, attacks for each player, a tie, and

the end screen.

Module: reg 4

**Inputs:** CLK, Reset, [9:0] in count, bound, count up

Outputs: [3:0] out count

**Description:** This module holds the values for counters that are 10 bits wide.

**Purpose:** This module is used to store the counter that keeps track of score and how many

times one character has attacked the other.

Module: timer

**Inputs:** CLK, [5:0] count\_in **Outputs:** [5:0] count\_out

**Description:** This is a counter for the number of frame cycles of VGA VS.

**Purpose:** This module was used for timing the game. Since VGA\_VS is a 60 MHz clock, everytime 60 clock cycles of VGA\_VS passed, one second passed. Therefore, when 3600

clock cycles passed, the game terminated.

## Rendering Modules

**Module:** color\_mapper

Inputs: CLK, start, map1, map2, is\_ball, is\_ball2, [9:0] DrawX, [9:0] DrawY, [9:0] Ball1X,

[9:0] Ball1Y

Outputs: [7:0] VGA R, [7:0] VGA G, [7:0] VGA B

Description: This module performs object or shape rendering and coloring by putting out

RGB signals to the monitor.

**Purpose:** This module was used to compute RGB values given the current position of the

wall and then draws the ball on the monitor using its measurements.

**Modules:** frameRAM, frameRAMGameWatch, frameRAMGameWatch2, frameRAMGameWatchAttack, frameRAMGameWatchStanding, frameRAMKirby, frameRAMKirbyStill, frameRAMKirbyWalk2, frameRAMKirbyAttack, frameRAMlogo, frameRAMBackground2

Inputs: [18:0] read address, Clk

Outputs: data Out

**Description:** These modules read the text files for the sprites and return them based on the

address.

**Purpose:** All these modules are used for different sprites: map background, the character Mr. Game & Watch, the character Kirby, and the start screen logo, respectively. They dictate what the color should be based on where the pixels drawings the screen are.

Module: frame\_counter
Inputs: CLK, [6:0] count\_in
Outputs: [6:0] count\_out

**Description:** This is a counter for the number of frame cycles of VGA VS.

**Purpose:** This module was used to animate the characters. Based on the number of cycles that were passed, different sprites were drawn. This allowed for movement to be animated.

#### IV. Modifications in Software

The USB code was the same as Lab 8, other than one key difference: since this is a multiplayer game, we implemented reading in multiple keycodes at the same time. We changed the PIO block to take in 32 bits so we can support upto four keystrokes, which would include fighting and attacking for both players at the same time.

We added the following code to read 4 keycodes simultaneously in main.c:

```
IO_write(HPI_ADDR,0x051e); //the address of byte 0~1
keycode = (IO_read(HPI_DATA)); //write first 2 bytes
IO_write(HPI_ADDR,0x0520); //the address of byte 2~3
keycode += (IO_read(HPI_DATA) << 16); //shift bytes 2 and 3 to write
to the beginning of keycode
printf("\nfirst four keycode values are %08x\n",keycode);
IOWR(KEYCODE_BASE, 0, keycode & 0xffff); //write to the PIO</pre>
```

# V. Game Organization

High level block diagram:



# VI. State Transition Diagram



# VII. Block Diagram



# VIII. Sprites Description and Color Encoding

Sprites were used to animate the characters, generate the backgrounds, and display the logo screen. To generate sprites, images were processed using Rishi Thakkar's ECE 385 Helper tools. A total of 5 different color palettes were used, one for each character, one for each background, and one for the logo. The following sprite sheets were used for the characters:





The sprite data was stored within on chip memory, and accessed within the color mapper.

Based on the pixel and the state of the FSM, the appropriate screen was drawn.

# IX. Resource Usage

| Resources     | Usage      |
|---------------|------------|
| LUT           | 3,134      |
| DSP           | 0          |
| Memory (BRAM) | 216        |
| Flip-Flop     | 2,375      |
| Frequency     | 141.36 MHz |
| Static Power  | 105.32 mW  |
| Dynamic Power | 0.82 mW    |
| Total Power   | 187.74 mW  |

#### X. Conclusion

While this project was quite challenging and time consuming, it taught us a lot about System Verilog and hardware and working with the FPGA. By the end of the project, we managed to include all of our proposed functionality and even some advanced functionality. However, this project was very open ended and we could have and wanted to add more advanced functionality if given the time. One key thing we really wanted but didn't have the time to include was jumping and gravity.

This lab integrated everything we have learned in 385, from creating a high level design from the first three labs to actually implementing it in System Verilog from the last six labs and working with the VGA display from Lab 8. We started the project by taking the code from Lab 8 and modifying it. We started with including reading in several keycodes and having two balls instead of one, and moving both in any direction at the same time. We then moved to including additional keys as attack keys and changing the balls to actual characters from Super Smash Bros. with maps in the background using sprites, which we did research on and had to learn about. We then proceeded to calculate score and display a health bar for each character and also include sound on the starting screen of the game, which was another topic we had to extensively research.

This was the first project in our college careers where we have set the timeline and worked according to it, without being given assigned steps by course staff. It was also the first project we have done from scratch. It was a very enlightening experience to work at this project at our own rate and keep ourselves on task and on pace with the proposed timeline.

Overall, ECE 385 gave both of us a new perspective on what we want to do in the future as a career. We both extensively enjoyed the design and implementation process in hardware and

liked learning about interfacing between software and hardware. This course is a good combination of everything we learn in our majors and it is great to see the actual implementations and a physical end result of everything we have learned in the form of one of our favorite videos games.